NXP Semiconductors /LPC18xx /MCPWM /CAPCON

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as CAPCON

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (CAP0MCI0_RE)CAP0MCI0_RE 0 (CAP0MCI0_FE)CAP0MCI0_FE 0 (CAP0MCI1_RE)CAP0MCI1_RE 0 (CAP0MCI1_FE)CAP0MCI1_FE 0 (CAP0MCI2_RE)CAP0MCI2_RE 0 (CAP0MCI2_FE)CAP0MCI2_FE 0 (CAP1MCI0_RE)CAP1MCI0_RE 0 (CAP1MCI0_FE)CAP1MCI0_FE 0 (CAP1MCI1_RE)CAP1MCI1_RE 0 (CAP1MCI1_FE)CAP1MCI1_FE 0 (CAP1MCI2_RE)CAP1MCI2_RE 0 (CAP1MCI2_FE)CAP1MCI2_FE 0 (CAP2MCI0_RE)CAP2MCI0_RE 0 (CAP2MCI0_FE)CAP2MCI0_FE 0 (CAP2MCI1_RE)CAP2MCI1_RE 0 (CAP2MCI1_FE)CAP2MCI1_FE 0 (CAP2MCI2_RE)CAP2MCI2_RE 0 (CAP2MCI2_FE)CAP2MCI2_FE 0 (RT0)RT0 0 (RT1)RT1 0 (RT2)RT2 0RESERVED

Description

Capture Control read address

Fields

CAP0MCI0_RE

A 1 in this bit enables a channel 0 capture event on a rising edge on MCI0.

CAP0MCI0_FE

A 1 in this bit enables a channel 0 capture event on a falling edge on MCI0.

CAP0MCI1_RE

A 1 in this bit enables a channel 0 capture event on a rising edge on MCI1.

CAP0MCI1_FE

A 1 in this bit enables a channel 0 capture event on a falling edge on MCI1.

CAP0MCI2_RE

A 1 in this bit enables a channel 0 capture event on a rising edge on MCI2.

CAP0MCI2_FE

A 1 in this bit enables a channel 0 capture event on a falling edge on MCI2.

CAP1MCI0_RE

A 1 in this bit enables a channel 1 capture event on a rising edge on MCI0.

CAP1MCI0_FE

A 1 in this bit enables a channel 1 capture event on a falling edge on MCI0.

CAP1MCI1_RE

A 1 in this bit enables a channel 1 capture event on a rising edge on MCI1.

CAP1MCI1_FE

A 1 in this bit enables a channel 1 capture event on a falling edge on MCI1.

CAP1MCI2_RE

A 1 in this bit enables a channel 1 capture event on a rising edge on MCI2.

CAP1MCI2_FE

A 1 in this bit enables a channel 1 capture event on a falling edge on MCI2.

CAP2MCI0_RE

A 1 in this bit enables a channel 2 capture event on a rising edge on MCI0.

CAP2MCI0_FE

A 1 in this bit enables a channel 2 capture event on a falling edge on MCI0.

CAP2MCI1_RE

A 1 in this bit enables a channel 2 capture event on a rising edge on MCI1.

CAP2MCI1_FE

A 1 in this bit enables a channel 2 capture event on a falling edge on MCI1.

CAP2MCI2_RE

A 1 in this bit enables a channel 2 capture event on a rising edge on MCI2.

CAP2MCI2_FE

A 1 in this bit enables a channel 2 capture event on a falling edge on MCI2.

RT0

If this bit is 1, TC0 is reset by a channel 0 capture event.

RT1

If this bit is 1, TC1 is reset by a channel 1 capture event.

RT2

If this bit is 1, TC2 is reset by a channel 2 capture event.

RESERVED

Reserved.

Links

()